首页 | 官方网站   微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   33篇
  免费   2篇
工业技术   35篇
  2022年   1篇
  2021年   2篇
  2020年   1篇
  2019年   3篇
  2018年   2篇
  2017年   3篇
  2016年   4篇
  2015年   2篇
  2014年   3篇
  2013年   2篇
  2012年   4篇
  2011年   2篇
  2009年   1篇
  2008年   2篇
  2006年   1篇
  2002年   1篇
  1996年   1篇
排序方式: 共有35条查询结果,搜索用时 62 毫秒
1.
A multiplierless architecture based on algebraic integer representation for computing the Daubechies 4-tap wavelet transform for 1-D/2-D signal processing is proposed. This architecture improves on previous designs in a sense that it minimizes the number of parallel 2-input adder circuits. The algorithm was achieved using numerical optimization based o exhaustive search over the algebraic integer representation. The proposed architecture furnishes exact computation up to the final reconstruction step, which is the operation that maps the exactly computed filtered results from algebraic integer representation to fixed-point. Compared to Madishetty et al. (IEEE Trans Circuits Syst I (Accepted, In Press), 2012a), this architecture shows a reduction of \(10\cdot n-3\) adder circuits, where \(n\) is the number of wavelet decomposition levels. Standard \(512\times 512\) images Mandrill, Lena, and Cameraman were submitted to digital realizations of both proposed algebraic integer based as well as fixed-point schemes, leading to quantifiable comparisons. The design is physically implemented for a 4-level 2-D decomposition using a Xilinx Virtex-6 vcx240t-1ff1156 FPGA device operating at up to a maximum clock frequency of 263.15 MHz. The FPGA implementation is tested using hardware co-simulation using an ML605 board with clock of 100 MHz. A 45 nm CMOS synthesis shows improved clock frequency of better than 500 MHz for a supply voltage of 1.1 V.  相似文献   
2.
Two dimensional space–time fan filters may be used for the highly-selective enhancement of spatio-temporal plane-waves on the basis of their directions of arrival. Unlike uniform bandwidth beam filters, ideal fan filters transmit passband signals over a range of directions of arrival that is independent of their 1D temporal spectrum. In this work, closed-form 2D wave-digital filter design equations and corresponding hardware architectures are proposed for realizing M independent fan-shaped passbands having independently steerable directionality and selectivity. A design method based on LCR ladder networks is proposed and implemented using a 2D time-multiplexed raster-scanned architecture that is suitable for low frequency applications such as audio, multimedia, seismic and ultrasonic beamforming. The architectures are designed, simulated, physically realized and tested on FPGA-based prototypes. Examples of 2D IIR M-fan filterbanks with FPGA implementations, together with measured results from on-chip hardware verifications, show the successful design and hardware realization. The filterbanks and hardware architectures are shown to be suitable for real-time sensor-array beamforming applications using custom VLSI circuits.  相似文献   
3.
The grain-refining behavior of high purity aluminum (HPA1) and commercial purity aluminum (CPA1) containing Fe and Si as impurities (<0.2 wt pct each) has been studied with and without the presence of Cr in small and large quantities (0.2 and 2 wt pct). The Al-5Ti-lB master alloy ingot (0.2 wt pct) was used as a grain refiner. The emphasis was on the influence of individual elements and their interactions with the other elements on the grain-refining behavior of Al. Good grain refinement with insignificant fading in CPA1 was observed in comparison to HPA1. Similar results were obtained with a small concentration of Cr in HPA1 in HPA1-0.2 wt pct Cr alloy. The CPA1 and HPA1-0.2 wt pct Cr alloy have given the best grain-refining results among all the cases studied. A combination of small quantities of Fe, Si, and Cr (CPA1-0.2 wt pct Cr) has shown early and significant fading. A large concentration of Cr (2 wt pct) has shown a poisoning effect irrespective of the presence or absence of impurities such as Fe and Si in Al. Thus, Cr was found to be beneficial for grain refinement at smaller concentrations in the absence of impurities. But at higher concentrations of Cr, it had an adverse effect,i.e., led to coarser grain sizes both in the presence and absence of impurities.  相似文献   
4.
In the not so distant future, we envisage an Internet where the biggest share of capacity is used by streaming applications. To avoid congestion collapse from unresponsive flows calls for a robust and ubiquitous end‐to‐end multimedia congestion control mechanism, such as TCP‐friendly rate control (TFRC), which provides fair sharing with the other Internet traffic. This paper therefore analyses the implications of using rate‐adaptive congestion control over satellite links that utilize demand allocation multiple access (DAMA) to maximize satellite transponder utilization. The interaction between TFRC and DAMA is explored using simulations supported by fluidic flow models. The analysis shows that DAMA reduces the start‐up phase of TFRC, causing non‐negligible delays. To mitigate this problem, we propose a new cross‐layer method based on the Quick‐Start mechanism. This can accelerate the start‐up of multimedia flows by a judicious allocation of additional capacity derived from cross‐layer signalling. Copyright © 2009 John Wiley & Sons, Ltd.  相似文献   
5.
A systolic architecture has recently been proposed for implementing two‐dimensional infinite impulse response (IIR) space–time beam plane‐wave filters at a throughput of one‐frame‐per‐clock–cycle for such applications as real‐time broadband smart antennas. A novel polyphase systolic architecture is proposed here that further increases the throughput of these IIR beam filters, by a factor of M, to M‐frames‐per‐clock‐cycle, where M is the number of polyphases. The proposed method combines the polyphase approach, along with pipelining and look‐ahead optimization methods, to achieve frame sample frequencies that are several times higher than the clock‐cycle limit of the very large‐scale integration (VLSI) technology, thereby potentially allowing multi‐GHz frame sample frequencies using current custom VLSI circuits. The implementation of a field programmable gate array‐based real‐time prototype is described, tested and verified for the two‐phase case (M = 2) at a technology‐limited clock frequency of 50 MHz which corresponds to a throughput of 100 million‐frames‐per‐clock–cycle. Copyright © 2010 John Wiley & Sons, Ltd.  相似文献   
6.
A massively parallel systolic-array architecture is proposed for the implementation of real-time VLSI spatio-temporal 3-D IIR frequency-planar filters at a throughput of one-frame-per-clock-cycle (OFPCC). The architecture is based on a differential-form transfer function and is of low circuit complexity compared with the direct-form architecture. A 3-D look-ahead (LA) form of the transfer function is proposed for maximizing the speed of the implementation, which has a nonseparable 3-D transfer function. The systolic array enables real-time implementation of 3-D IIR frequency-planar filters at radio-frequency (RF) frame-rates and is therefore a suitable building block for 3-D IIR digital filters having beam- and cone-shaped passbands as required for smart-antenna-array beam-forming applications involving the broadband spatio-temporal filtering of plane-waves. The fixed-point systolic-array implementation have a throughput of OFPCC and the tested real-time prototype achieves frame (clock) sample frequencies of up to 90 MHz using one Xilinx Virtex-4 sx35-10ff668 FPGA device.   相似文献   
7.
8.
Emerging wide‐band communications and spectrum‐sensing systems demand support for multiple electronically scanned beams while maintaining a frequency independent, constant far‐field beam width. Realizing existing phased‐array technology on a digital scale is computationally intensive. Moreover, digitizing wide‐band signals at Nyquist rate requires complex high‐speed analog‐to‐digital converters (ADCs), which is challenging for real developments driven by the current ADC technology. A low‐complexity alternative proposed in this paper is the use of radio‐frequency (RF) channelizers for spectrum division followed by sub‐sampling of the RF sub‐bands, which results in extensive reduction of the necessary ADC operative frequency. The RF‐channelized array signals are directionally filtered using 2‐D digital filterbanks. This mixed‐domain RF/digital aperture array allows sub‐sampling, without utilizing multi‐rate 2‐D systolic arrays, which are difficult to realize in practice. Simulated examples showing 14–19 dB of rejection of wide‐band interference and noise for a processed bandwidth of 1.6 GHz are demonstrated. The sampling rate is 400 MHz. The proposed VLSI hardware uses a single‐phase clock signal of 400 MHz. Prototype hardware realizations and measurement using 65‐nm Xilinx field‐programmable gate arrays, as well as Cadence RTL synthesis results including gate counts, area‐time complexity, and dynamic power consumption for a 45‐nm CMOS circuit operating at B DC = 1.1 V, are presented. Copyright © 2016 John Wiley & Sons, Ltd.  相似文献   
9.
10.
The application of two-dimensional (2-D) infinite impulse response (IIR) spatially-bandpass (SBP) filters as a digital beamformer for a wide spectrum of practical applications spanning wireless cognitive radio communications, doppler radar, and radio astronomy instrumentation is discussed. The paper starts with an introduction of the recently proposed 2-D SBP filter. The first application is a spectrum sensing scheme for dynamic spectrum access based cognitive radios. A 2-D IIR SBP filter is used in conjunction with a sub-Nyquist wideband signal reconstruction technique to achieve aperture-array directional spectrum sensing using sub-Nyquist sparse sampling based on the recently reported Eldar algorithm. The second application is related to wideband pulse and continuous-wave frequency modulated Doppler radar sensing. The SBP filter is integrated with a wideband radar back-end connected to an electronically-steerable aperture antenna. A a low-complexity directional localization algorithm is presented, which estimates the range and angle of a target scatterer with a signal to interference ratio improvement of 10 dB. We also present applications of 2-D IIR SBP in the fields of classification and remote sensing of unmanned aerial vehicles. Finally, a digital aperture-array wideband beamforming model using the 2-D IIR SBP filters is presented for radio telescope systems based on dense aperture arrays and time-domain beamforming. A well-known example is the study of pulsar astrophysics using a highly-directional aperture antenna system. The 2-D IIR SBP beamformer is simulated as the digital backend of the time-domain beamforming system with array signals synthesized using measured time-domain signatures from the Crab pulsar obtained from the GAVRT. The SBP filter shows a gain of 12.3 dB with an order of magnitude lower circuit complexity compared to traditional phased-array digital beamformers. To obtain comparable levels of SINR improvement, the wideband phased-array beamformers require 48-point FFTs per antenna. Assuming the optimum three real-multiplications per complex multiplication for the Gauss algorithm, it is discovered that the proposed 2-D IIR SBP beamformers are more than 97 % lower in digital multiplier complexity compared to traditional FIR phased-array FFT-beamformers.  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号