首页 | 官方网站   微博 | 高级检索  
     


Implementation of a kind of FPGA-based binary phase coded radar signal processor architecture
Authors:TIAN Li-yu  SUN Mi and WAN Yang-liang
Affiliation:1. School of Information and Electronics, Beijing Institute of Technology, Beijing 100081, China
2. Institute of Electronics, Chinese Academy of Sciences, Beijing 100190, China
Abstract:A flexible field programmable gate array based radar signal processor is presented. The radar signal processor mainly consists of five functional modules: radar system timer, binary phase coded pulse compression(PC), moving target detection(MTD), constant false alarm rate(CFAR) and target dots processing. Preliminary target dots information is obtained in PC, MTD, and CFAR modules and Nios II CPU is used for target dots combination and false sidelobe target removing. System on programmable chip(SOPC) technique is adopted in the system in which SDRAM is used to cache data. Finally, a FPGA-based binary phase coded radar signal processor is realized and simulation result is given.
Keywords:field programmable gate array(FPGA)  radar signal processor  system on programmable chip(SOPC)  binary phase coded
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《北京理工大学学报(英文版)》浏览原始摘要信息
点击此处可从《北京理工大学学报(英文版)》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号