首页 | 官方网站   微博 | 高级检索  
     

D类音频功放芯片输出级电路的设计
引用本文:刘伟,邹月娴,黄令华.D类音频功放芯片输出级电路的设计[J].中国集成电路,2008,17(4):58-62.
作者姓名:刘伟  邹月娴  黄令华
作者单位:北京大学深圳研究生院,集成微系统科学工程与应用国家级重点实验室,深圳,518055
摘    要:在D类功放中,输出功率管有比较大的容性负载,会严重影响芯片的输出效能,本文基于Winbond0.5μCMOS工艺设计了一种适用于D类音频功放的驱动电路,在前置驱动级加入时钟控制信号,实现逻辑控制功能;合理设置功率管输出的死区时间,避免了功率管的同时导通,提升了电路的工作效率、改善了总谐波失真(THD)和毛刺电压。

关 键 词:D类音频功放  输出级  功率管  桥接负载

Design output stage for ClassD audio amplifier chip
LIU Wei,ZOU Yue-xian,HUANG Ling-hua.Design output stage for ClassD audio amplifier chip[J].China Integrated Circuit,2008,17(4):58-62.
Authors:LIU Wei  ZOU Yue-xian  HUANG Ling-hua
Affiliation:( Shenzhen Graduate School of Peking University, Key Laboratory of Integrated Microsystems, Shenzhen 518055, China )
Abstract:In ClassD audio power amplifier, there is a large parasitic capacitor with output power mosfets, which will seriously affect the performance of the chip. Based on the process of Winbond05 μ CMOS, this paper presents a driver circuit for the ClassD audio power amplifier. In the predriver stage, the clock signal is added to achieve the function of control logic. The proper deadtime is set to avoid the power mosfets ( NMOS&PMOS ) conduction at the same time, it will increase the efficiency of the circuit, with the improvement of the THD ( Total Harmonic Distortion ) and voltage spike.
Keywords:ClassD audio power amplifier  output level  power mosfets  BTL  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号