首页 | 官方网站   微博 | 高级检索  
     


Soft error generation analysis in combinational logic circuits
Authors:Ding Qian  Wang Yu  Luo Rong  Wang Hui  Yang Huazhong
Affiliation:Department of Electronic Engineering,TNList Tsinghua University,Beijing 100084,China
Abstract:Reliability is expected to become a big concern in future deep sub-micron integrated circuits design.Soft error rate (SER) of combinational logic is considered to be a great reliability problem.Previous SER analysis and models indicated that glitch width has a great impact on electrical masking and latch window masking effects,but they failed to achieve enough insights.In this paper,an analytical glitch generation model is proposed.This model shows that after an inflexion point the collected charge has an exponential relationship with glitch duration and the model only introduces an estimation error of on average 2.5%.
Keywords:soft error  glitch generation  analytical model
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号