首页 | 官方网站   微博 | 高级检索  
     


Impact of high-k gate dielectric on analog and RF performance of nanoscale DG-MOSFET
Affiliation:1. Department of Electrical Engineering, National Institute of Technology (NIT), Rourkela 769008, Odisha, India;2. Department of Electronics & Telecommunication Engineering, Ajay Binay Institute of Technology (ABIT), Cuttack 753014, Odisha, India;1. Key Laboratory of RF Circuits and Systems, Ministry of Education, Hangzhou Dianzi University, 310018, Hangzhou, China;2. College of Information and Communication Engineering, Harbin Engineering University, 150001, Harbin, China;1. Department of Electronics and Communication Engineering, Maharaja Agrasen Institute of Technology, Rohini-22, New Delhi, India;2. Semiconductor Device Research Laboratory, Department of Electronics Science, University of Delhi South Campus, New Delhi 110021, India;3. Department of Instrumentation, Shaheed Rajguru College of Applied Science for Women, University of Delhi, New Delhi 110096, India
Abstract:Now a days, high-k dielectrics have been investigated as an alternative to Silicon dioxide (SiO2) based gate dielectric for nanoscale semiconductor devices. This paper is an attempt to characterize the analog and RF performance of the high-k metal gate (HKMG) double gate (DG) metal oxide semiconductor field effect transistor (MOSFET) in nanoscale through 2-D device simulation. The results demonstrates the impact of high-k oxide layer as single and gate stack (GS). The key idea behind this investigation is to provide a physical explanation for the improved analog and RF performance exhibited by the device. The major figures of merit (FOMs) studied in this paper are transconductance (gm), output conductance (gd), transconductance generation factor (gm/ID), early voltage (VEA), intrinsic gain (AV), cut off frequency (fT), transconductance frequency product (TFP), gain frequency product (GFP) and gain transconductance frequency product (GTFP). The effects of downscaling of channel length (L) on analog performance of the proposed devices have also been presented. It has been observed that the performance enhancement of GS configurations (k=7.5 i.e device D5 in the study) is encouraging as far as the nanoscale DG-MOSFET is concerned. Also it significantly reduces the short channel effects (SCEs). Parameters like DC gain of (91.257 dB, 43.436 dB), nearly ideal values (39.765 V?1, 39.589 V?1) of TGF, an early voltage of (2.73 V, 16.897 V), cutoff frequency (294 GHz, 515.5 GHz) and GTFP of (5.14×105 GHz/V, 1.72×105 GHz/V) for two different values of VDS=0.1 V and 0.5 V respectively are found to be close to ideal values. Analysis shows an opportunity for realizing high performance analog and RF circuits with the device proposed in this paper i.e. device D5.
Keywords:DG-MOSFET  HKMG  Gate Stack  SCEs  Analog and RF FOMs
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号