首页 | 官方网站   微博 | 高级检索  
     

基于VHDL的滴灌控制系统及定时器的设计
引用本文:冯燕尔,赵燕伟,林学龙. 基于VHDL的滴灌控制系统及定时器的设计[J]. 机电工程, 2005, 22(12): 22-25
作者姓名:冯燕尔  赵燕伟  林学龙
作者单位:1. 浙江海洋学院,浙江,舟山,316000
2. 浙江工业大学,浙江,杭州,310032
3. 上海大学,上海,200436
摘    要:滴灌控制系统的定时器是滴灌系统控制模块的一个重要器件。介绍了一种滴灌控制器的系统工作原理、计算机控制系统的组成和定时器芯片CPLD/FPGA的逻辑功能,设计了滴灌控制系统的核心元件定时器;重点讲述了采用VHDL进行滴灌控制定时器ASIC的设计思路,并对滴灌控制系统定时器的逻辑功能进行仿真。仿真结果表明,定时器能完成设计的复位、测试、定时和计时功能。

关 键 词:滴灌控制器 定时器 VHDL 逻辑功能仿真
文章编号:1001-4551(2005)12-0022-04
收稿时间:2005-10-20
修稿时间:2005-11-17

The Dsign of Control System and Timer in Drop-irrigating System Based in VHDL
FENG Yan-er,ZHAO Yan-wei,LIN Xue-long. The Dsign of Control System and Timer in Drop-irrigating System Based in VHDL[J]. Mechanical & Electrical Engineering Magazine, 2005, 22(12): 22-25
Authors:FENG Yan-er  ZHAO Yan-wei  LIN Xue-long
Affiliation:1, Zhejiang Ocean University, Zhoushan 316000, China ; 2. Zhejiang University of Technology, Hangzhou 310032 ; 3. Shanghai University, Shanghai 200436, China
Abstract:The counter is an important instrument of the control model of the drop-irrigating system. This article introduces the principle of the drop - irrigating controller system, the hardware of the controller and the logical function of the counter chip CPLD/FPGA. It also introduces the design of the counter, the kernel component of the control model. It emphasis the train of thought of designing the counter ASIC by using VHDL language. It also showed by computer simulation that the counter can carry out those functions designed such as reset, test, counter, and so on.
Keywords:drip irrigation controller   counter   VHDL   logical function simulation
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号