首页 | 官方网站   微博 | 高级检索  
     


Test response compaction method with improved detection and diagnostic abilities
Affiliation:1. Institute of Microelectronics of Chinese Academy of Sciences, 3rd Beitucheng West Road, Chaoyang Qu, 10029 Beijing, China;2. University of Chinese Academy of Sciences, 19th Yuquan Road, Shijingshan Qu, 100049 Beijing, China;1. University of Potsdam, Germany;2. IHP, Frankfurt(Oder), Germany;1. Institute of Information Technologies and Electronics, Technical University in Liberec, Liberec, Czech Republic;2. Circuit Design and Network Theory Department, Technical University Dresden, Dresden, Germany
Abstract:This paper describes a test response compaction method that preserves diagnostic information and enables performing a test-per-clock offline test. The test response compaction system is based on a chain of T flip-flops. The T flip-flop signature chain can preserve the information about the positions of the erroneous test response occurrence and the information about the clock cycle when the erroneous test responses occurred. This information can be used for diagnostic purposes. An algorithm that localizes errors according to the T flip-flop chain output is presented. The paper discusses the possible benefits and limitations of the proposed test pattern compaction scheme. The influence of multiple errors on detection and localization capability of the compaction system and hardware overhead is discussed in the paper as well. The probability of error masking is analyzed, the proposed scheme provides substantially lower masking probability than a D flip-flop chain and a MISR. The scheme can spare the test time by the test-per-clock arrangement. The hardware overhead and reached test time are given for several benchmark circuits in the paper as well.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号