首页 | 官方网站   微博 | 高级检索  
     


Self-Timed Boundary-Scan Cells for Multi-Chip Module Test
Authors:TA García  AJ Acosta  JM Mora  J Ramos  JL Huertas
Affiliation:(1) Instituto de Microelectrónica de Sevilla, CNM-Universidad de Sevilla, Edificio CICA, Avda de Reina Mercedes s/n, 41012— Sevilla, Spain
Abstract:This paper presents a self-timed scan-path architecture, to be used in a conventional synchronous environment, and with basic application in digital testing and interconnections checking in a Smart-Substrate MCM (T.A. García, A.J. Acosta, J.M. Mora, J. Ramos, and J.L. Huertas, ldquoSelf-Timed Boundary-Scan Cells for Multi-Chip Module Test,rdquo Proceedings of IEEE VLSI Test Symposium, April 1998, pp. 92–97). With this approach, the potential advantages of self-timed asynchronous systems are explored for their practical use in a classical MCM testing application. Three different self-timed asynchronous boundary scan cells are proposed (Sense, Drive and Drive & Sense cells) that can be connected to form a self-timed scan-path. The main advantage is that no global test clock is needed, avoiding clock skew and synchronization faults in test mode, and hence, a more reliable test process is achieved. These cells have been designed and integrated in active substrates, building several boundary-scan configurations and being fully compatible with the ANSI/IEEE 1149.1 Standard. The experimental results, as well as their comparison with their synchronous counterparts, show the feasibility of the proposed self-timed approach for testing interconnections in a MCM.
Keywords:MCM testing  boundary-scan  self-timed CMOS design  testing interconnections
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号