首页 | 官方网站   微博 | 高级检索  
     


A 1.2-V 1.5-Gb/s 72-Mb DDR3 SRAM
Authors:Uk-Rae Cho Tae-Hyoung Kim Yong-Jin Yoon Jong-Cheol Lee Dae-Gi Bae Nam-Seog Kim Kang-Young Kim Young-Jae Son Jeong-Suk Yang Kwon-Il Sohn Sung-Tae Kim In-Yeol Lee Kwang-Jin Lee Tae-Gyoung Kang Su-Chul Kim Kee-Sik Ahn Hyun-Geun Byun
Affiliation:SRAM Memory Div., Samsung Electron., Gyeonggi-Do, South Korea;
Abstract:A 1.2-V 72-Mb double data rate 3 (DDR3) SRAM achieves a data rate of 1.5 Gb/s using dynamic self-resetting circuits. Single-ended main data lines halve the data line precharging power dissipation and the number of data lines. Clocks phase shifted by 0/spl deg/, 90/spl deg/, and 270/spl deg/ are generated through the proposed clock adjustment circuits. The latter circuits make input data sampled with an optimized setup/hold window. On-chip input termination with a linearity error of /spl plusmn/4.1% is developed to improve signal integrity at higher data rates. A 1.2-V 1.5-Gb/s 72-Mb DDR3 SRAM is fabricated in a 0.10-/spl mu/m CMOS process with five metals. The cell size and the chip size are 0.845 /spl mu/m/sup 2/ and 151.1 mm/sup 2/, respectively.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号