首页 | 官方网站   微博 | 高级检索  
     

基于APB总线接口的SPI协议IP核的设计与验证
引用本文:郭艾华.基于APB总线接口的SPI协议IP核的设计与验证[J].无线互联科技,2013(11):132-134.
作者姓名:郭艾华
作者单位:淮安信息职业技术学院,江苏淮安223003
摘    要:基于APB总线接口,设计了一种可灵活配置为Master/Slave模式、设置传输速率、支持DMA功能并适用于4种时钟模式的SPI协iK.IP核。首先介绍7SPI协议标准,然后详细说明了该IP核的系统结构、接口信号和子模块设计,并使用TVerilogHDL语言实现硬件设计。最后通过了FPGA时序仿真,验证了该设计的正确性。该IP核已成功用于一款通信芯片,证明了该IP核在实际工程中的可行性。

关 键 词:SPI协议  IP核  Veri  log  HDL  FPGA

Design and verification of SPI IP Core based on APB Bus
Abstract:Based on APB Bus, we designed an IP Core of SPI protocol, which could be configured as SPI Master or SPI Slave ,could set different transmission speed, could support DMA function, and could work in any one of the four clock modes. First,The paper introduces the standard of SPI protocol.Then, it describes the structure of the IP Core based on Verilog HDL. The module has already been verified by FPGA platform. Presently, the SPI IP Core had been applied in a chip to show the validity of this design in en~ineerin~ aPPlication.
Keywords:SPI protocol  IP core  Verilog HDL:FPGA
本文献已被 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号