全文获取类型
收费全文 | 9661篇 |
免费 | 718篇 |
国内免费 | 302篇 |
学科分类
工业技术 | 10681篇 |
出版年
2024年 | 31篇 |
2023年 | 126篇 |
2022年 | 210篇 |
2021年 | 334篇 |
2020年 | 265篇 |
2019年 | 269篇 |
2018年 | 262篇 |
2017年 | 252篇 |
2016年 | 256篇 |
2015年 | 345篇 |
2014年 | 416篇 |
2013年 | 604篇 |
2012年 | 559篇 |
2011年 | 617篇 |
2010年 | 501篇 |
2009年 | 533篇 |
2008年 | 473篇 |
2007年 | 470篇 |
2006年 | 426篇 |
2005年 | 403篇 |
2004年 | 273篇 |
2003年 | 272篇 |
2002年 | 267篇 |
2001年 | 255篇 |
2000年 | 213篇 |
1999年 | 255篇 |
1998年 | 266篇 |
1997年 | 217篇 |
1996年 | 180篇 |
1995年 | 158篇 |
1994年 | 134篇 |
1993年 | 104篇 |
1992年 | 92篇 |
1991年 | 80篇 |
1990年 | 61篇 |
1989年 | 65篇 |
1988年 | 58篇 |
1987年 | 42篇 |
1986年 | 35篇 |
1985年 | 39篇 |
1984年 | 29篇 |
1983年 | 19篇 |
1982年 | 35篇 |
1981年 | 26篇 |
1980年 | 17篇 |
1979年 | 14篇 |
1977年 | 20篇 |
1976年 | 20篇 |
1974年 | 19篇 |
1973年 | 14篇 |
排序方式: 共有10000条查询结果,搜索用时 734 毫秒
991.
介绍了轻质莫来石骨料及用该骨料配制的轻质莫来石浇注料的性能,并介绍了该浇注料在轧钢加热炉上的应用情况。 相似文献
992.
This letter studies resistance variations of the Co salicide interconnect accompanied by various surrounding in a sub-0.13-/spl mu/m CMOS technology. Our analysis shows that, during the salicidation processes, the diffusion of Co atoms and thus salicide thickness and forms of Co salicide layer are greatly affected by the stresses from surrounding structures. Moreover, variations in resistance among the various structures could exceed 100%. Thus, these stress effects were analyzed in detail based on transmission electron microscopy micrographs of Co salicide layers accompanied by four different surrounding structures. 相似文献
993.
文章采用0.18μm/3.3V 1P6M标准CMOS工艺设计实现了用于千兆(1000BaseT)以太网模拟接收前端的预均衡电路。电路由基带漂移补偿电路和可变增益放大器两部分组成,基带漂移补偿电路补偿了由于变压器的高通特性引起的信号基带漂移现象。调整范围从1.75V到2.25V。可变增益放大器除了具有变化范围从1.3到5、共15档的常规增益可调功能外。还具有带宽65MHz的低通滤波特性和共5档的高频补偿功能,版图后仿真结果表明所设计电路完全达到了千兆以太网的系统要求,很好地实现了对输入信号的模拟预均衡处理。 相似文献
994.
基于CORDIC的一种高速实时定点FFT的FPGA实现 总被引:10,自引:1,他引:9
本文论述了一种利用CORDIC算法在FPGA上实现高速实时定点FFF的设计方案。利用CORDIC算法来实现复数乘法,与使用乘法器相比降低了系统的资源占用率,提高了系统速度[1]。设计基于基4时序抽取FFT算法,采用双端口内置RAM和流水线串行工作方式。本设计针对256点、24位长数据进行运算,在XilnxSpartan2E系列的xc2s300e器件下载验证通过,完成一次运算约为12μs,可运用于高速DSP、数字签名算法等对速度要求高的领域。 相似文献
995.
Desineni R. Berndlmaier Z. Winslow J. Blauberg A. Chu B. R. 《Semiconductor Manufacturing, IEEE Transactions on》2007,20(2):87-100
A method of communicating a unified pareto, we call "Grand Pareto," for technology-wide failure mechanisms that limit the profitability of a fabrication facility is presented. The Grand Pareto leverages multiple defect detection and isolation techniques in conjunction with state-of-the-art physical failure analysis and statistical yield analysis techniques to create a single message for the process community to drive the yield improvement efforts. The methodology has been successfully deployed at IBM where it has been assisting identification of key yield detractors for several high-end microprocessors in volume production 相似文献
996.
Using Nonadditive Fuzzy Integral to Assess Performances of Organizational Transformation Via Communities of Practice 总被引:1,自引:0,他引:1
Chu M.-T. Shyu J. Z. Tzeng G.-H. Khosla R. 《Engineering Management, IEEE Transactions on》2007,54(2):327-339
Organizational transformations have been widely adopted by firms who wish to improve their competitive advantage to be better prepared to face external challenges. This research has chosen Communities of Practice (CoPs) as the subject of discussion for an assessment model to reform organizations that undertake CoPs for collective knowledge to enhance their core competencies. Given the interrelationships between criteria, this research uses the nonadditive fuzzy integral to develop a framework for the CoPs performance assessment. The purposes of this paper are to identify the key dimensions/criteria in the CoPs, to use fuzzy logic method to analyze the relative importance of each criterion, and to rank the criteria so that proper resources can be allocated while managing the CoPs. Through interviews with experts, four strategy alternatives and 16 criteria along four dimensions are generated. A survey of the CoPs practitioners is then conducted to compare the results of each criterion. The results will not only help organizations that intend to initiate changes via the CoPs activities to decide the ranking of their appraisal criteria, but it can also assist them in guiding the behavior of their staff while effectively monitoring and improving the performances of the CoPs 相似文献
997.
Let wt be a wire in a combinational Boolean network. There may exist a wire wa such that when wa is added and wt is removed, the overall circuit functionality is unchanged. Redundancy-addition-and-removal (RAR) is an efficient technique to find such a wa. The idea is to add a redundant alternative wire wa to make the target wire wt redundant. However, as long as the addition of wa together with the removal of wt does not change the overall functionality of the circuit, wires that are added and removed do not necessarily need to be redundant. This raises a question about the existence of alternative wires. Why can one wire replace another wire in a combinational Boolean network? In this paper, we analyze theoretically the existence of alternative wires and model it as an error-cancellation problem. The two existing rewiring techniques, the redundancy-addition-and-removal and the global flow optimization, are unified under the proposed generalized model. 相似文献
998.
Abou-Seido A.I. Nowak B. Chu C. 《Very Large Scale Integration (VLSI) Systems, IEEE Transactions on》2004,12(7):691-696
In this brief, we present a new interconnect delay model called fitted Elmore delay (FED). FED is generated by approximating HSPICE delay data using a curve fitting technique. The functional form used in curve fitting is derived based on the Elmore delay (ED) model. Thus, our model has all the advantages of the ED model. It has a closed-form expression as simple as the ED model and is extremely efficient to compute. Interconnect optimization with respect to design parameters can also be done as easily as in the ED model. In fact, most previous algorithms and programs based on ED model can use our model without much change. Most importantly, FED is significantly more accurate than the ED model. The maximum error in delay estimation is at most 2% for our model, compared to 8.5% for the scaled ED model. The average error is less than 0.8%. We also show that FED can be more than 10 times more accurate than the ED model when applied to wire sizing. 相似文献
999.
1000.