首页 | 官方网站   微博 | 高级检索  
     

基于改进型Q矩阵LDPC编码的硬件实现
引用本文:诸叶,张福洪,方洪灿.基于改进型Q矩阵LDPC编码的硬件实现[J].电子技术应用,2010,36(1).
作者姓名:诸叶  张福洪  方洪灿
作者单位:杭州电子科技大学通信工程学院,浙江,杭州,310018
摘    要:在DVB-S2中使用LDPC码,设计了一种准规则Q矩阵LDPC码编码器。其编码复杂度与信息位的长度成正比,有效降低了编码复杂度和设计难度。根据具体实现要求,在QuartusII平台上用FPGA实现了可变码率及码长的编码器。结果证明其硬件资源占用很少,实现比较简单。

关 键 词:LDPC码  编码器  Q矩阵

Hardware implementation of LDPC coding based on an improved Q matrix
ZHU Ye,ZHANG Fu Hong,FANG Hong Can.Hardware implementation of LDPC coding based on an improved Q matrix[J].Application of Electronic Technique,2010,36(1).
Authors:ZHU Ye  ZHANG Fu Hong  FANG Hong Can
Abstract:A quasi-regular LDPC codes encoder based on Q-matrix is designed and implemented.The encoder is devised on the parity-check matrix of the codes directly,and its complexity is proportional to the length of information bits,which brings the advantage of low difficulty and complexity in hardware implementation.The encoder of variable bit rate,code length is realized with FPGA on QuartusII.Its compilation report shows that it employs little logic resource and can be realized simply.
Keywords:LDPC code  encoder  Q-matrix
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号