首页 | 官方网站   微博 | 高级检索  
     

9~11GHz数字控制LC振荡器
引用本文:刘隽人,江晨,黄煜梅,洪志良.9~11GHz数字控制LC振荡器[J].固体电子学研究与进展,2013,33(3).
作者姓名:刘隽人  江晨  黄煜梅  洪志良
作者单位:复旦大学专用集成电路与系统国家重点实验室,上海,201203
摘    要:采用TSMC65nm CMOS工艺设计了用于全数字频率综合器、频率覆盖范围8.95~11.02GHz的数字控制LC振荡器。为了减小相位噪声,本设计采用了带有尾电感的互补型LC振荡器结构;振荡器的可编程电容阵列被分成3组,以此来配合数字频率综合器的3个频率锁定过程。在电源电压为1V的情况下,振荡器的功耗为3.53mW。测试结果显示,该数字控制LC振荡器实现了40kHz的频率精度,当输出频率为9.38GHz时,在1MHz频偏处,相位噪声为-111.02dBc/Hz。

关 键 词:全数字频率综合器  互补结构振荡器  相位噪声  频率精度

A 9~11 GHz Digital-controlled LC Oscillator
LIU Junren , JIANG Chen , HUANG Yumei , HONG Zhiliang.A 9~11 GHz Digital-controlled LC Oscillator[J].Research & Progress of Solid State Electronics,2013,33(3).
Authors:LIU Junren  JIANG Chen  HUANG Yumei  HONG Zhiliang
Abstract:A digital-controlled LC oscillator is implemented in TSMC 65 nm CMOS process,which is used in all digital frequency synthesizer with an output frequency range from 8.95 GHz to 11.02 GHz.In order to reduce the phase noise,the complementary structure with tail inductors is used.The capacitor banks are divided into three parts in order to coordinate with the three steps of frequency locking process of the synthesizer.Under a supply of 1 V,the power consumption is 3.53 mW.According to the measurement results,a frequency resolution of 40 kHz is realized and the phase noise at 9.38 GHz is-111.02 dBc/Hz at 1 MHz offset.
Keywords:all digital synthesizer  oscillator with complementary structure  phase noise  frequency resolution
本文献已被 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号