首页 | 官方网站   微博 | 高级检索  
     


Low standby power state storage for sub-130-nm technologies
Authors:Clark  LT Ricci  F Biyani  M
Affiliation:Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA;
Abstract:Handheld and other battery-powered ICs require process scaling to increase functional integration and reduce active power consumption. Scaling also increases leakage current components to the point where standby power is frequently a limiting design factor. A scheme combining low-leakage thick-gate shadow latches and high-performance transistors is presented that decouples performance from standby power in sub-130-nm technologies. Circuit design and operation, including pulse-clocked latches, use of dynamic circuits, and inclusion of scan is presented. The approach is validated by experimental results on a 90-nm process.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号