A sorter-based architecture for a parallel implementation of communication intensive algorithms |
| |
Authors: | Josef G Krammer |
| |
Affiliation: | (1) Institute for Network Theory and Circuit Design, Technical University Munich, Arcisstr. 21, 8000 Munich 2, Germany |
| |
Abstract: | This paper deals with the parallel execution of algorithms with global and/or irregular data dependencies on a regularly and locally connected processor array. The associated communication problems are solved by the use of a two-dimensional sorting algorithm. The proposed architecture, which is based on a two-dimensional sorting network, offers a high degree of flexibility and allows an efficient mapping of many irregularly structured algorithms. In this architecture a one-dimensional processor array performs all required control and arithmetic operations, whereas the sorter solves complex data transfer problems. The storage capability of the sorting network is also used as memory for data elements. The algorithms for sparse matrix computations, fast Fourier transformation and for the convex hull problem, which are mapped onto this architecture, as well as the simulation of a shared-memory computer show that the utilization of the most complex components, the processors, is O(1). |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|