首页 | 官方网站   微博 | 高级检索  
     


New Layout Arrangement to Improve ESD Robustness of Large-Array High-Voltage nLDMOS
Authors:Chen  W-Y Ker  M-D
Affiliation:Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan;
Abstract: In high-voltage applications, large-array n-channel lateral DMOS (LA-nLDMOS) is usually required to provide high driving capability. However, without following the foundry-suggested electrostatic discharge (ESD) design guidelines in order to reduce total layout area, LA-nLDMOS is easily damaged once the parasitic bipolar junction transistor is triggered under ESD stresses. Accordingly, the bipolar triggering of LA-nLDMOS usually limits the ESD robustness of LA-nLDMOS, particularly in the open-drain structure. In this letter, a new layout arrangement for LA-nLDMOS has been proposed to suppress the bipolar triggering under ESD stresses. Measurement results in a 0.5- ${rm mu}hbox{m}$ 16-V bipolar CMOS DMOS process have confirmed that the new proposed layout arrangement can successfully increase the human-body-model ESD level of the LA-nLDMOS with effective width of 3000 ${rm mu}hbox{m}$ from the original 0.75 kV up to 2.75 kV.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号