首页 | 官方网站   微博 | 高级检索  
     


A Gated Clock Scheme for Low Power Testing of Logic Cores
Authors:Yannick Bonhomme  Patrick Girard  Loïs Guiller  Christian Landrault  Serge Pravossoudovitch  Arnaud Virazel
Affiliation:(1) Laboratoire d’Informatique, de Robotique et de Microélectronique de Montpellier, UMR 5506/Université Montpellier II / CNRS, 161, rue Ada, 34392 Montpellier Cedex 05, France;(2) Present address: CEA-LIST, Saclay, France;(3) Present address: Synopsys Inc., Mountain View, USA
Abstract:Test power is now a big concern in large core-based systems. In this paper, we present a general approach for minimizing power consumption during test of integrated circuits or embedded cores. The proposed low power/energy technique is based on a gated clock scheme that can be used in a test-per-scan or a test-per-clock environment. The idea is to reduce the clock rate on the scan path (test-per-scan) or the test pattern generator (test-per-clock) without increasing the test time. Numerous advantages can be found in applying such a technique.
Keywords:low power design  low power test  test-per-scan  test-per-clock
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号