首页 | 官方网站   微博 | 高级检索  
     

基于SoC平台的H.264解码器IP核设计
引用本文:邵振,郑世宝,杨宇红.基于SoC平台的H.264解码器IP核设计[J].电视技术,2006(3):21-23,27.
作者姓名:邵振  郑世宝  杨宇红
作者单位:上海交通大学,芯片与系统研究中心,上海,200240
摘    要:介绍了SoC的发展概况和趋势,提出了一种基于SoC平台的H.264解码器优化设计架构。在设计中采取了灵活的帧场自适应解码策略,对于总线时序需求较高的模块采用了流水线设计,对总线进行了时分复用;在可变长解码部分.对各个功能模块进行了控制分离,这些优化除了可有效地减小时钟频率需求外,还可在一定程度上兼容其它的视额压缩标准.如MPEG-2。最后实现了这个设计,并给出了实验结果。

关 键 词:SoC平台  H.264解码器  IP核  总线竞争  去块效应滤波器
文章编号:1002-8692(2006)03-0021-03
收稿时间:2006-01-04
修稿时间:2006-01-04

A H.264 decoder IP core based on SoC Platform
SHAO Zhen,ZHENG Shi-bao,YANG Yu-hong.A H.264 decoder IP core based on SoC Platform[J].Tv Engineering,2006(3):21-23,27.
Authors:SHAO Zhen  ZHENG Shi-bao  YANG Yu-hong
Affiliation:IC and System Research Center, Shanghai Jiaotong University, Shanghai 200240, China
Abstract:This paper introduces the trend and general situation of SoC. We introduce an optimized and very practical H.26d- decoder architecture too, which is based on a SoC platform. We use flexible Frame/Field adaptive decoding strategy. For those modules which require high bus cycle performance,pipeline design is used to perform the time division multiplexing of the bus;When processing CAVLC, we separate the control of every function unit from each other, those optimization can effectively reduce the clock frequency. This architecture is also compatible with some other video compression standards such as MPEG-2 to some degree. Finally, we implement this design and experimental results are given.
Keywords:SoC Platform  H  264 decoder  IP core  bus competition  deblocking filter
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号