首页 | 官方网站   微博 | 高级检索  
     


A 5.7–6.0?GHz CMOS PLL with low phase noise and ?68?dBc reference spur
Affiliation:1. Materials Technology Center, Department of Chemistry and Biochemistry, Department of Mechanical Engineering and Energy Processes, Southern Illinois University, Carbondale, IL 62901, United States of America;2. Materials Science and Engineering, Clarkson University, Potsdam, NY 13699-5705, United States of America
Abstract:This paper presents a 5.7–6.0 GHz Phase-Locked Loop (PLL) design using a 130 nm 2P6M CMOS process. We propose to suppress reference spur through reducing the current mismatch in charge pump (CP), controlling the delay time in phase frequency detector (PFD), and using a smaller VCO gain (KVCO). With a reference frequency of 32.768 MHz, chip measurement results show that the frequency tuning range is 5.7–6.0 GHz, the reference spur is ?68 dBc, the phase noise levels are ?109 dBc/Hz and ?135 dBc/Hz at 1 MHz and 10 MHz offset respectively for 5.835 GHz. Compared with existing designs in the literature, this work’s reference spur is improved by at least 17% and its phase noise is the lowest. Under a 1.5 V supply voltage, the power dissipation with an output buffer of the PLL is 12 mW.
Keywords:PLL  Reference spur  Current mismatch  Low phase noise
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号