首页 | 官方网站   微博 | 高级检索  
     

高性能差错控制编码的硬件设计与实现
引用本文:李其虎,孙浩,文运丰,韩伟.高性能差错控制编码的硬件设计与实现[J].半导体光电,2014,35(4):673-676,681.
作者姓名:李其虎  孙浩  文运丰  韩伟
作者单位:中国电子科技集团公司第五十四研究所,石家庄050081;国家无线电监测中心,北京100037
基金项目:河北省高层次人才项目(B2013003019).
摘    要:为提高航天测控通信系统中数据传输的可靠性、确保终端接收数据的正确性,需对被传输的测控数据进行高速差错编码。基于循环冗余校验编码,在硬件电路中设计并实现了一种简单高效的差错编码方式。首先将被传输的数据按照一定字节进行分帧,每帧数据加入特定的帧头,每帧数据按字节进行八比特差错编码,差错编码按照查表方式进行。对每帧数据的差错编码值再进行一比特纠错编码。实验仿真结果表明所设计的差错编码具有性能高、硬件资源消耗低和编码速度快等特点,适合于高速大容量数据可靠性传输。

关 键 词:差错控制  循环冗余编码  纠错编码  FPGA
收稿时间:3/3/2014 12:00:00 AM

Hardware Design and Implementation of High performance Error Control Coding
Abstract:In order to improve the reliability of data transmitting and ensure the accuracy of data received at the terminal in space tracking and control system, the data to be transmitted should be encoded with redundancy. Based on the cyclic redundancy coding, a novel effective error control coding algorithm is designed and implemented in the hardware circuit. Firstly, the data are separated to frames with specific header data. Then, data in each frame are encoded according to the 8 bit byte error coding method; also table look up method is used to process error coding. Thirdly, an extra encoding will be performed for the error coding data. Simulation results illustrate this algorithm works with high performance, low consumption of hardware resources and faster coding speed, which means this algorithm, is suitable for high speed and large capacity data transmission.
Keywords:error control    circle redundancy code    error correction    FPGA
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《半导体光电》浏览原始摘要信息
点击此处可从《半导体光电》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号