首页 | 官方网站   微博 | 高级检索  
     


Design and FPGA-Implementation of a High Performance Timing Recovery Loop for Broadband Communications
Authors:V Torres  A Pérez-Pascual  T Sansaloni  J Valls
Affiliation:(1) Institute of Telecommunications and Multimedia Applications, Polytechnic University of Valencia, 46730 Grao de Gandía, Valencia, Spain
Abstract:Timing recovery in communication systems with linear modulations is usually performed with a non-data-aided feedback loop based on a fractional interpolator timing corrector and the Gardner’s timing error detector. The contribution of this paper is twofold. First, some design rules are given to predict the behaviour of the loop if pipeline is used. Second, it is shown that pipelining can be used to reduce power consumption in a timing feedback loop. A timing recovery loop has been implemented in an FPGA device and power consumption measures indicates that by including 16 extra registers in the loop the power consumption decreases a 63% and the synchronizer can process up to 66.5 MSPS.
Contact Information J. Valls (Corresponding author)Email:
Keywords:Feedback loop  Synchronization  Timing recovery  FPGA  SDR
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号