首页 | 官方网站   微博 | 高级检索  
     

一种基于FPGA的FIR滤波器实现结构
引用本文:何健标,王宏远,郭跃,陈筱倩.一种基于FPGA的FIR滤波器实现结构[J].微电子学与计算机,2008,25(3):47-50.
作者姓名:何健标  王宏远  郭跃  陈筱倩
作者单位:华中科技大学,电信系数字视频技术与通信研究所,湖北,武汉,430074
摘    要:提出了一种在FPGA中能灵活实现各种FIR滤波器的结构。该结构以使用流水线技术的高速乘法累加器(Multiple Accumulator,MAC)为核心,通过逻辑设计中时间-空间的互换,以最优的资源消耗来实现各种性能的FIR滤波器.最后以DVB-C系统中基带成形滤波器的设计实现为例与传统实现结构进行比较,结果表明此实现结构能灵活处理综合面积和速度的约束关系,具有更优的性价比.

关 键 词:FIR滤波器  FPGA  乘法累加器  基带成形
文章编号:1000-7180(2008)03-0047-04
修稿时间:2007年4月24日

A Novel Architecture of FIR Filter Based on FPGA
HE Jian-biao,WANG Hong-yuan,GUO Yue,CHEN Xiao-qian.A Novel Architecture of FIR Filter Based on FPGA[J].Microelectronics & Computer,2008,25(3):47-50.
Authors:HE Jian-biao  WANG Hong-yuan  GUO Yue  CHEN Xiao-qian
Abstract:This paper proposes a novel architecture for implementing various FIR filters expediently in a FPGA chip. And the architecture, which utilizes high-speed pipelined multiple accumulators, can implement different FIR filters with lowest logic resource usage by considering area-speed tradeoffs. Besides, the baseband sharping filter in DVB-C is taken as example to show how to implement FIR filter with this architecture and compare with the traditional implementation architecture for FIR filter, and the result reveals that the restriction of synthesis between the area and speed can be much more efficiently optimized by using the proposed architecture.
Keywords:FIR filter  FPGA  multiple accumulator  baseband sharping
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号