首页 | 官方网站   微博 | 高级检索  
     

基于CPLD的FPGA从并快速加载方案
引用本文:李春雨.基于CPLD的FPGA从并快速加载方案[J].中兴通讯技术,2014(4):57-59.
作者姓名:李春雨
作者单位:浙江机电职业技术学院电气电子工程学院,浙江杭州310053
基金项目:基于X86嵌入式处理器在线侦错卡的开发(A-0271-14-029)
摘    要:提出了基于复杂可编程逻辑器件(CPLD)的现场可编程门阵列(FPGA)从并加载方案,及逻辑代码的实现过程,并给出仿真结果。该方案理论计算结果表明,当加载SPARTAN-6系列最高端的6SLX150T时,采用基于CPLD的从并加载方式,共需要加载时间为1.221 s,完全满足通信产品的快启动要求,具有较高的应用价值。

关 键 词:FPGA  CPLD  控制器  从并  加载  启动

Fast Serial Parallel Loading Scheme of FPGA Basing on CPLD
LI Chunyu.Fast Serial Parallel Loading Scheme of FPGA Basing on CPLD[J].ZTE Communications,2014(4):57-59.
Authors:LI Chunyu
Affiliation:LI Chunyu (Institute of Electrical and Electronics Engineering, Zhejiang Institute of Mechanical & Electrical Engineering, Hangzhou 310053, China)
Abstract:This paper describes field programmable gate array (FPGA) parallel loading scheme, which is based on complex programmable logic device (CPLD). This paper also describes the implementation process of logic code and provides simulation results. The calculation results of this scheme show that using a CPLD-based parallel-loading scheme when loading the 6SLX150T (highest level of SPARTAN-6), the loading time is just 1.221 s. This fully satisfies the quick boot of communication products and has higher application value.
Keywords:FPGA  CPLD  controller  salve parallel  loading  boot
本文献已被 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号