首页 | 官方网站   微博 | 高级检索  
     


The Circuits and Robust Design Methodology of the Massively Parallel Processor Based on the Matrix Architecture
Authors:Noda  H Tanizaki  T Gyohten  T Dosaka  K Nakajima  M Mizumoto  K Yoshida  K Iwao  T Nishijima  T Okuno  Y Arimoto  K
Affiliation:Renesas Technol. Corp., Hyogo;
Abstract:Novel circuits and design methodology of the massively parallel processor based on the matrix architecture are introduced. A fine-grained processing elements (PE) circuit for high-throughput MAC operations based on the Booth's algorithm enhances the performance of a 16-bit fixed-point signed MAC, which operates up to 30.0GOPS/W. The dedicated I/O interface circuits are designed for converting the direction of data access and supporting the interleaved memory architecture, and they are implemented for maximizing the processor core efficiency. Power management techniques for suppressing current peaks and reducing average power consumption are proposed to enhance the robustness of the macro. The circuits and the design methodology proposal in this paper are attractive for achieving a high performance and robust massively parallel SIMD processor core employed in multimedia SoCs
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号