首页 | 官方网站   微博 | 高级检索  
     

3D SoC并行测试中TAM调度优化设计
引用本文:吴欣舟,方芳,王伟.3D SoC并行测试中TAM调度优化设计[J].计算机工程与应用,2020,56(4):31-36.
作者姓名:吴欣舟  方芳  王伟
作者单位:1.合肥工业大学 计算机与信息学院,合肥 230009 2.合肥工业大学 管理学院,合肥 230009
摘    要:提出了一种在功耗及测试并行性约束下三维片上系统(System on Chip,SoC)绑定中测试阶段并行测试的优化策略,通过最大限度地利用测试访问机制(Test Access Mechanism,TAM)资源,大大减少了测试时间,降低了测试成本。在3D SoC的测试过程中系统TAM资源十分有限,通过设计相应的测试外壳结构,对系统当前状态下空闲的TAM资源与待测芯核内部扫描链进行重新分配,使待调度的芯核提前进入测试阶段,减少了并行测试过程中的空闲时间块。在该结构基础上调整各芯核调度顺序,使测试过程满足各项约束条件。在ITC’02电路上的实验结果表明,在同样的功耗约束及测试并行性约束条件下,所提方法与现有方法相比更有效地降低了测试时间。

关 键 词:三维片上系统(3DSoC)  测试访问机制(TAM)  测试外壳  测试调度  测试时间  

TAM Scheduling Optimal Design in 3D SoC Parallel Testing
WU Xinzhou,FANG Fang,WANG Wei.TAM Scheduling Optimal Design in 3D SoC Parallel Testing[J].Computer Engineering and Applications,2020,56(4):31-36.
Authors:WU Xinzhou  FANG Fang  WANG Wei
Affiliation:1.School of Computer Science and Information Engineering, Hefei University of Technology, Hefei 230009, China 2.School of Management, Hefei University of Technology, Hefei 230009, China
Abstract:An optimized strategy is proposed for 3D System on Chip(SoC)parallel testing in the mid-bond test phase under power and multi-core test parallelism constraints.By reasonably allocating Test Access Mechanism(TAM),test time is greatly reduced and test cost is also reduced.In the testing process of 3D SoC,the TAM resource of the chip is very limited.The method of this paper makes the core of each layer in test schedule in order by the number of testing TAM resources occupied.By designing the corresponding test wrapper structure,the idle TAM resources under the current state of the system and the internal scan chains of cores under test are redistributed,in order to make cores waiting for scheduling advance into test phase,and reduce idle time in parallel testing.On the basis of the structure,the scheduling sequence of each core is adjusted to make the test process meet all constraints.Experimental results show that compared with traditional methods,the method proposed in this paper reduces the test time more effectively.
Keywords:3D System on Chip(3D SoC)  Test Access Mechanism(TAM)  test wrapper  test scheduling  test time
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《计算机工程与应用》浏览原始摘要信息
点击此处可从《计算机工程与应用》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号