首页 | 官方网站   微博 | 高级检索  
     

基于FPGA的BLVDS高速通信总线设计
引用本文:黄誉,王新民,姚从潮.基于FPGA的BLVDS高速通信总线设计[J].测控技术,2012,31(7):76-81.
作者姓名:黄誉  王新民  姚从潮
作者单位:西北工业大学 自动化学院,陕西西安,710129
摘    要:测试总线是测试系统中的一个重要环节,是准确传输信号的关键。详细介绍了LVDS与BLVDS技术,在此基础上论述了BLVDS总线布置设计、PCB布线设计、数据格式设计及通信背板设计,并提出了一种基于FPGA的BLVDS总线设计,采用Verilog HDL实现FPGA内部逻辑电路设计,FPGA完成BLVDS总线上数据的接收、发送,以及数据的缓存。实验结果表明,该总线通信速度快、稳定、可靠。

关 键 词:BLVDS  FPGA  PCB布线  LVDS

Design of BLVDS High-Speed Communication Bus Based on FPGA
HUANG Yu , WANG Xin-min , YAO Cong-chao.Design of BLVDS High-Speed Communication Bus Based on FPGA[J].Measurement & Control Technology,2012,31(7):76-81.
Authors:HUANG Yu  WANG Xin-min  YAO Cong-chao
Affiliation:(School of Automation,Northwestern Polytechnical University,Xi’ an 710129,China)
Abstract:Test bus is an important part of the test system.It is the key to giving the accurate signal transmission.The LVDS and BLVDS technology are introduced in detail,BLVDS bus layout design,PCB layout design,data format and communication backplane design are discussed.And a kind of FPGA-based BLVDS bus design is also presented,by using Verilog HDL to achieve the internal logic circuit design.FPGA completes receiving and sending data on the BLVDS bus,and also completes the data cache.The experimental results show that the bus communication is high-speed,stable and reliable.
Keywords:BLVDS  FPGA  PCB layout  LVDS
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《测控技术》浏览原始摘要信息
点击此处可从《测控技术》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号