首页 | 官方网站   微博 | 高级检索  
     

一种高速高精度比较器的设计
引用本文:郭永恒,陆铁军,王宗民.一种高速高精度比较器的设计[J].微电子学与计算机,2011,28(1):50-53.
作者姓名:郭永恒  陆铁军  王宗民
作者单位:北京微电子技术研究所,北京,100076
摘    要:基于预放大锁存快速比较理论,提出了一种高速高精度CMOS比较器的电路拓扑.该比较器采用负载管并联负电阻的方式提高预放大器增益,以降低失调电压.采用预设静态电流的方式提高再生锁存级的再生能力,以提高比较器的速度.在TSMC0.18μm工艺模型下,采用Cadence Specture进行仿真.结果表明,该比较器在时钟频率为1GHz时,分辨率可以达到0.6mV,传输延迟时间为320ps,功耗为1mW.

关 键 词:高速比较器  低失调比较器  失调电压  预放大锁存比较器

A High Speed High Resolution Comparator
GUO Yong-heng,LU Tie-jun,WANG Zong-min.A High Speed High Resolution Comparator[J].Microelectronics & Computer,2011,28(1):50-53.
Authors:GUO Yong-heng  LU Tie-jun  WANG Zong-min
Affiliation:GUO Yong-heng,LU Tie-jun,WANG Zong-min(Beijing Microelectronics Technology Institute,Beijing 100076,China)
Abstract:Base on the analysis of preamplifier latch comparator,there is a high speed high resolution CMOS comparator presented.The comparator uses negative resistors in parallel with load transistors to improve the gain of preamplifier,in order to reduce offset voltage.Meanwhile,the comparator uses a preset quiescent current to improve the regenerative speed.Fabricated in TSMC 0.18 μm process model,it is simulated with Cadence specture.The simulated results show the clock could be as high as 1GSPS,the resolution is 0.6 mV,delay time is 320 ps,and power consumption is 1 mW.
Keywords:high speed comparator  low offset comparator  offset voltage  pre-amplifier latch comparator  
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号