首页 | 官方网站   微博 | 高级检索  
     


Highly efficient, limited range multipliers for LUT-based FPGA architectures
Authors:Turner  RH Woods  RF
Affiliation:Inst. of Electron., Queen's Univ. of Belfast, Ireland;
Abstract:A novel design technique for deriving highly efficient multipliers that operate on a limited range of multiplier values is presented. Using the technique, Xilinx Virtex field programmable gate array (FPGA) implementations for a discrete cosine transform and poly-phase filter were derived with area reductions of 31%-70% and speed increases of 5%-35% when compared to designs using general-purpose multipliers. The technique gives superior results over other fixed coefficient methods and is applicable to a range of FPGA technologies.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司    京ICP备09084417号-23

京公网安备 11010802026262号