共查询到19条相似文献,搜索用时 62 毫秒
1.
2.
对低温阳极键合特性进行了研究.通过对硅片进行亲水、疏水和表面未处理3 种不同处理方式研究其对键合的影响,键合前将硅片浸入去离子水(DIW)中不同时间,研究硅表面H基和氧化硅分子数量对键合的影响.结果表明经亲水处理的硅片在水中浸泡1 h 的键合效果最佳.并设计了不同烘烤时间下的阳极键合实验,表明在100 °C 下烘烤30 min 可以有效减少气泡的数量和尺寸.由不同工艺条件下得到的键合形貌可知,通过控制硅片表面微观状态可以达到减小或消除键合气泡的目的. 相似文献
3.
随着集成电路制造工艺技术的发展和不断进步,一种永久性晶圆键合技术可以在不需要光刻尺寸的进一步缩小而增加IC制造的复杂性的情况下使芯片平面尺寸大幅减小,今天已成为热门的研究方向.而且该晶圆键合工艺可以将图像传感器感光芯片与专用集成电路芯片连接起来,大幅降低信号衰减,从而提升产品性能.但是,在晶圆键合过程中,通常会发生键合... 相似文献
4.
5.
6.
聚合物低温键合技术是MEMS器件圆片级封装的一项关键技术。以苯并环丁烯(BCB)、聚对二甲苯(Parylene)、聚酰亚胺(Polyimide)、有机玻璃(PMMA)作为键合介质,对键合的温度、压力、气氛、强度等工艺参数进行了研究,并分析了其优缺点。通过改变Parylene的旋涂、键合温度、键合压力、键合时间等工艺参数进行了优化实验。结果表明,在230 ℃的低温键合条件下封装后的MEMS器件具有良好的键合强度(>3.600 MPa),可满足MEMS器件圆片级封装要求。 相似文献
7.
高级IC封装中新兴的细铜丝键合工艺 总被引:2,自引:0,他引:2
在铜丝或铜条长期应用于分立器件及大功率器件的同时,近年又出现了晶片的铜金属化工艺。由此,业内人士采用铜作为丝焊键合的一种材料,进而带来了一些新工艺的研究。结果证实,铜金属化使电路的线条更细、密度晚高。因而铜丝可以作为一种最有发展前景及成本最低的互连材料替换金丝,进行大量高引出端数及小焊区器件的球形或楔形键合工艺。本文要阐述了铜丝键合工艺在IC封装中的发展现状及未来发展方向。 相似文献
8.
本文介绍了等离子清洗工艺所依据的原理和技术,通过对瓣膜混合集成电路的实验说明了它应用于键合工艺前的必要性和实用性,指出等离子清洗工艺是提高产品可靠性的一种有效手段。 相似文献
9.
10.
11.
D. V. Singh L. Shi K. W. Guarini P. M. Mooney S. J. Koester A. Grill 《Journal of Electronic Materials》2003,32(11):1339-1343
We demonstrate layer transfer of 150 nm of Si from a 200-mm, silicon-on-insulator (SOI) substrate onto a sapphire substrate
using low-temperature wafer bonding (T=150°C). The crystalline quality and the thermal stability of the transferred Si layer
were characterized by x-ray diffraction (XRD). A broadening of the (004) Si peak is observed only for anneal temperatures
TA≥800°C, indicating some degradation of the crystalline quality of the transferred Si film above these temperatures. The measured
electron Hall mobility in the bonded Si layer is comparable to bulk silicon for TA≤800°C, indicating excellent material quality. 相似文献
12.
本文研究了采用界面薄层氧化硅的硅片直接键合技术。利用原子力显微镜(AFM)和剪切力测试分别表征表面粗糙度和键合强度随着薄层氧化硅厚度的变化情况。对比了采用热氧化和等离子体增强化学气相沉积法(PECVD)两种方法对晶片粗糙度及键合强度的影响。结果表明采用热氧化和PECVD沉积薄层氧化硅做硅片直接键合,键合强度分别可以达到18MPa和8MPa,键合强度随着薄层界面氧化硅厚度的增加而下降,这对于MEMS器件制备及其他硅片直接键合的应用都具有十分重要的指导意义。 相似文献
13.
Germanium-on-insulator substrates by wafer bonding 总被引:2,自引:0,他引:2
Clarence J. Tracy Peter Fejes N. David Theodore Papu Maniar Eric Johnson Albert J. Lamm Anthony M. Paler Igor J. Malik Philip Ong 《Journal of Electronic Materials》2004,33(8):886-892
Single-crystal Ge-on-insulator (GOI) substrates, made by bonding a hydrogen-implanted Ge substrate to a thermally oxidized,
silicon handle wafer, are studied for properties relevant to device fabrication. The stages of the layer transfer process
are examined through transmission electron microscopy (TEM) from the initial hydrogen implant through the final Ge film polish.
The completed GOI substrate is characterized for film uniformity, surface quality, contamination, stress, defectivity, and
thermal robustness using a variety of techniques and found to be acceptable for initial device processing. 相似文献
14.
15.
Krishna N. Vinod Christian A. Zorman Azzam A. Yasseen Mehran Mehregany 《Journal of Electronic Materials》1998,27(3):L17-L20
This paper reports on a process to fabricate single-crystal 3C-SiC on SiO2 structures using a wafer bonding technique. The process uses the bonding of two polished polysilicon surfaces as a means
to transfer a heteroepitaxial 3C-SiC film grown on a Si wafer to a thermally oxidized Si wafer. Transfer yields of up to 80%
for 4 inch diameter 3C-SiC films have been achieved. Homoepitaxial 3C-SiC films grown on the 3C-SiC on SiO2 structures have a much lower defect density than conventional 3C-SiC on Si films. 相似文献
16.
Point defects generated by direct-wafer bonding of silicon 总被引:1,自引:0,他引:1
High-purity float zone (FZ) silicon p- and n-type wafers were directly bonded hydrophobically at 700°C and 1050°C. Electrical
I-V and capacitance-voltage (C-V) characterization was performed on p-n junctions of 2-mm square chips cut out from properly
bonded areas of the wafers. The point defects were investigated by Deep Level Transient Spectroscopy (DLTS). As expected,
annealing at 700°C resulted in high void density, while at 1050°C void-free bonded structures were formed. The I-V characteristics
were dominated by recombination at the bonded interface and by the resistance of the n-type wafer. The point defects identified
by DLTS are divacancy, vacancy-phosphor, and vacancy-oxygen complexes. These defects explain qualitatively the observed characteristics
of the samples. 相似文献
17.
在假设玻璃中仅有两种可动碱金属离子的情况下,提出了一个金属-玻璃电场辅助阳极连接模型。根据该模型,玻璃中的Na和K耗尽层厚度在演化过程中成比例,它们的演化规律决定于耗尽层边上的负电荷层。数据拟合结果表明,文献[4]中的Na、K耗尽层厚度与连接时间的关系可用时间的对数函数很好地描述。K富集层起因于K^ 离子的中和,Na耗尽导上的负电荷产生的电场引起了实验中测得K^ 离子跃迁激活能与Na^ 离子的激活能几乎相等。阳极连接过程中不存在稳态,总可观测到微小电流,该电流仍源于离子电导。 相似文献
18.
Thermosonic flip-chip bonding process with a nonconductive paste (NCP) was employed to improve the processability and bonding strength of the flip-chip onto flex substrates (FCOF). A non-conductive paste was deposited on the surface of the copper electrodes over the flex substrate, and a chip with eight gold bumps bonded onto the copper electrodes by the thermosonic flip-chip bonding process.For the chips and flex substrates assembly, ultrasonic power is important in the removal of some of the non-conductive paste on the surface of copper electrodes during thermosonic bonding. Accordingly, gold stud bumps in this study were directly bonded onto copper electrodes to form successful electrical paths between chips and the flex substrate. A particular ultrasonic power resulted in some metallurgical bonding between the gold bumps and the copper electrodes, increasing the bonding strength. The ultrasonic power was not only to remove the NCP from the copper electrodes, but also formed metallurgical bonds during the thermosonic flip-chip bonding process with NCP.In this study, the parameters of the bonding of chips onto flex substrates using thermosonic flip-chip bonding process with NCP were a bonding force of 4.9 N, a curing time of 40 s, a curing temperature of 140 °C and an ultrasonic power of 14.46 W. The processability and bonding strength of flip-chips on flex substrates using thermosonic bonding process with NCP was verified in this study. This process has great potential to be applied to the packaging of consumed electronic products. 相似文献
19.
Markus Forsberg Donato Pasquariello Martin Camacho David Bergman 《Journal of Electronic Materials》2003,32(3):111-116
In this paper, InP metal-oxide-semiconductor (MOS) structures are fabricated by transferring thermally grown SiO2 to InP from oxidized Si wafers using oxygen plasma assisted wafer bonding followed by annealing at either 125°C or at 400°C.
Well-defined accumulation and inversion regions in recorded capacitance-voltage (C-V) curves were obtained. The long-term
stability was comparable to what has been previously reported. The structures exhibited high breakdown fields, equivalent
to thermally grown SiO2-Si MOS structures. The transferring process was also used to fabricate bonded Si MOS structures. 相似文献